GNSS World of China

Volume 46 Issue 3
Jun.  2021
Turn off MathJax
Article Contents
XUE Zhiqin, LIU Kun, LI Liguang. Design and implementation of closed tracking loop of navigation receiver based on SoC[J]. GNSS World of China, 2021, 46(3): 72-77, 103. doi: 10.12265/j.gnss.2020121402
Citation: XUE Zhiqin, LIU Kun, LI Liguang. Design and implementation of closed tracking loop of navigation receiver based on SoC[J]. GNSS World of China, 2021, 46(3): 72-77, 103. doi: 10.12265/j.gnss.2020121402

Design and implementation of closed tracking loop of navigation receiver based on SoC

doi: 10.12265/j.gnss.2020121402
  • Received Date: 2020-12-14
    Available Online: 2021-06-28
  • Publish Date: 2021-06-30
  • The traditional satellite navigation receiver is based on FPGA+DSP architecture. Under this architecture, the tracking module is in an open-loop processing mode. It has the problems of poor real-time performance and poor reliability. At the same time, a large amount of data communication between FPGA and DSP has led to an increase in IO resources and power consumption. Based on the SoC architecture, a closed-loop tracking loop scheme for satellite navigation receiver is proposed in this paper. The entire tracking process is processed in a closed loop within the FPGA. This effectively solves the problems of open-loop tracking, and greatly reduces the amount of data communication between FPGA and CPU. In addition, all tracking channels share a tracking loop processing module through time division multiplexing, which effectively saves hardware resources and reduces costs. This paper lays a foundation for the design and development of miniaturized, low-power navigation chips.

     

  • loading
  • [1]
    卢鋆, 张弓, 陈谷仓, 等. 卫星导航系统发展现状及前景展望[J]. 航天器工程, 2020, 29(4): 1-10. DOI: 10.3969/j.issn.1673-8748.2020.04.001
    [2]
    张荣兵, 黄喆, 孙树杰, 等. 一种卫星导航SoC芯片系统级仿真设计方法[J]. 遥测遥控, 2017, 38(6): 54-60. DOI: 10.3969/j.issn.2095-1000.2017.06.010
    [3]
    顾睿文, 黄仰博, 苏映雪, 等. 基于FPGA的导航接收机跟踪环路设计与实现[J]. 全球定位系统, 2014, 39(5): 55-58, 63.
    [4]
    王家燃. 基于SoCFPGA的GPS/BDS接收机设计与实现[D]. 广州: 广东工业大学, 2017.
    [5]
    廖梦新. 卫星导航SoC设计验证平台的研究与实现[D]. 上海: 上海交通大学, 2011.
    [6]
    刘宁, 马洪涛, 王晓君. ARM+FPGA的双模导航接收机硬件平台设计[J]. 单片机与嵌入式系统应用, 2017, 17(4): 21-23.
    [7]
    林广栋, 马宏星, 朱家兵, 等. 一款BD2/GPS双模导航芯片SoC子系统设计方案[J]. 单片机与嵌入式系统应用, 2018, 18(3): 59-63.
    [8]
    谢钢. GPS原理与接收机设计[M]. 北京: 电子工业出版社, 2009.
    [9]
    刘征岳, 赵秋明. 北斗接收机载波跟踪环设计与实现[J]. 计算机工程与设计, 2014, 35(3): 846-851.
    [10]
    KOKKONEN M, PIETILA S. A new bit synchronization method for a GPS receiver[C]// Position Location and Navigation Symposium,IEEE, 2002. DOI: 10.1109/PLANS.2002.998893
    [11]
    GROVES P D. GPS signal-to-noise measurement in weak signal and high-interference environments[J]. Navigation, 2005, 52(2): 83-94. DOI: 10.1002/j.2161-4296.2005.tb01734.x
  • 加载中

Catalog

    通讯作者: 陈斌, bchen63@163.com
    • 1. 

      沈阳化工大学材料科学与工程学院 沈阳 110142

    1. 本站搜索
    2. 百度学术搜索
    3. 万方数据库搜索
    4. CNKI搜索

    Figures(11)

    Article Metrics

    Article views (505) PDF downloads(34) Cited by()
    Proportional views
    Related

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return